Total No. of Questions: 6

Total No. of Printed Pages:3

## Enrollment No.....



## Faculty of Engineering End Sem Examination Dec-2023

EN3ES14 Computer Organization & Architecture
Programme: B.Tech. Branch/Specialisation: CSBS

Duration: 3 Hrs. Maximum Marks: 60

Note: All questions are compulsory. Internal choices, if any, are indicated. Answers of Q.1 (MCQs) should be written in full instead of only a, b, c or d. Assume suitable data if necessary. Notations and symbols have their usual meaning.

- Q.1 i. Which of the following is not an addressing mode commonly found 1 in instruction sets?
  - (a) Immediate
- (b) Direct

(c) Parallel

- (d) Indexed
- ii. Fixed-point number representation is suitable for:
- 1

- (a) Precise mathematical calculations
- (b) Representing non-integer values
- (c) Efficient storage of whole numbers
- (d) Handling large floating-point numbers
- iii. Multiplying (1000) by (1001) will produce the product-
  - (a) 1001000 (c) 10001000
- (b) 1001001 (d) 10011000
- v. Booth algorithm gives procedure for multiplying binary integers in-
  - (a) Unsigned representation
  - (b) Signed magnitude representation
  - (c) 2's complement representation
  - (d) None of these
- v. What is the main role of interrupts in process state transitions in 1 multitasking operating systems?
  - (a) To terminate processes
  - (b) To switch between processes
  - (c) To allocate memory resources
  - (d) To control the CPU clock speed

|     | V1.   | How does a control unit coordinate the execution of instructions in a CPU?                                                      |   |  |  |  |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
|     |       | (a) By managing memory access                                                                                                   |   |  |  |  |
|     |       | (b) By issuing I/O operations                                                                                                   |   |  |  |  |
|     |       | (c) By generating control signals                                                                                               |   |  |  |  |
|     |       | (d) By performing arithmetic calculations                                                                                       |   |  |  |  |
|     | vii.  | Pipeline hazards in computer architecture can lead to:                                                                          |   |  |  |  |
|     |       | (a) Increased performance (b) Reduced throughput                                                                                |   |  |  |  |
|     |       | (c) Improved cache coherency (d) Lower clock speeds                                                                             |   |  |  |  |
|     | viii. | What is the primary goal of parallel processors in computing?                                                                   | 1 |  |  |  |
|     |       | (a) Reducing cache size                                                                                                         |   |  |  |  |
|     |       | (b) Increasing clock speed                                                                                                      |   |  |  |  |
|     |       | (c) Enhancing single-threaded performance                                                                                       |   |  |  |  |
|     |       | (d) Improving overall processing throughput                                                                                     |   |  |  |  |
|     | ix.   | In a write-back cache policy, when is data written from the cache to                                                            | 1 |  |  |  |
|     |       | main memory?                                                                                                                    |   |  |  |  |
|     |       | (a) Immediately upon each write operation                                                                                       |   |  |  |  |
|     |       | (b) Only when cache eviction occurs                                                                                             |   |  |  |  |
|     |       | (c) Never                                                                                                                       |   |  |  |  |
|     |       | (d) At the end of each program execution                                                                                        |   |  |  |  |
|     | х.    | What is the primary purpose of semiconductor memory technologies                                                                | 1 |  |  |  |
|     |       | like DRAM (Dynamic Random-Access Memory) in memory system                                                                       |   |  |  |  |
|     |       | design?                                                                                                                         |   |  |  |  |
|     |       | (a) Non-volatile storage (b) Fast data processing                                                                               |   |  |  |  |
|     |       | (c) Long-term data retention (d) Secondary storage                                                                              |   |  |  |  |
| 0.2 |       | W. J. J. G. C. J. J. J. CONY. WO. J. J. S.                                                                                      | • |  |  |  |
| Q.2 | i.    | How do these functional blocks (CPU, memory, I/O, control unit)                                                                 | 2 |  |  |  |
|     | ••    | interact to execute a program on a computer?                                                                                    | • |  |  |  |
|     | 11.   | Explain the concept of Register Transfer Language (RTL)                                                                         | 3 |  |  |  |
|     | •••   | interpretation of instructions in a CPU.                                                                                        | _ |  |  |  |
|     | iii.  | Describe various addressing modes used in instruction sets and provide examples for each.                                       | 5 |  |  |  |
| OR  | 137   |                                                                                                                                 | 5 |  |  |  |
| OK  | iv.   | Explain the principles of fixed-point and floating-point number representations in computer systems. Discuss the advantages and | 5 |  |  |  |
|     |       | disadvantages of fixed-point and floating-point representations in                                                              |   |  |  |  |
|     |       | numerical computing.                                                                                                            |   |  |  |  |
|     |       | numerical computing.                                                                                                            |   |  |  |  |

| Q.3 | Q.3 i. Walk through the steps of a restoring division algorithm for b numbers. |                                                                                                                                                                              |   |
|-----|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|     | ii.                                                                            | Draw the flowchart for restoring division. Divide 448/17, Show Quotient and Remainder.                                                                                       | 7 |
| OR  | iii.                                                                           | Explain the Booth's Algorithm with the help of flowchart. Multiply (-9)*(-13) using Booth Algorithm, Give each step.                                                         | 7 |
| Q.4 | i.                                                                             | Explain how conditional branching is handled in both hardwired and micro-programmed control units.                                                                           | 2 |
|     | ii.                                                                            | Describe the role of interrupts in process state transitions and multitasking operating systems.                                                                             | 3 |
|     | iii.                                                                           | Compare and contrast program-controlled, interrupt-driven, and DMA I/O transfer methods. When would each be most suitable?                                                   | 5 |
| OR  | iv.                                                                            | How does the control unit of a simple hypothetical CPU coordinate and control the execution of instructions?                                                                 | 5 |
| Q.5 | i.                                                                             | What is throughput in the context of pipelining, and how is it related to the clock cycle time and pipeline stages?                                                          | 4 |
|     | ii.                                                                            | Discuss the various pipeline hazards that can occur in a processor pipeline. What are some techniques to mitigate these hazards?                                             | 6 |
| OR  | iii.                                                                           | Explain the concept of cache coherency in the context of parallel processors. Why is it important, and how is it achieved?                                                   | 6 |
| Q.6 |                                                                                | Attempt any two:                                                                                                                                                             |   |
|     | i.                                                                             | Explain the concept of memory interleaving and its significance in memory organization. How does it improve memory performance?                                              | 5 |
|     | ii.                                                                            | Discuss the trade-offs between cache size and block size in cache memory design. How does the choice of block size impact cache performance?                                 | 5 |
|     | iii.                                                                           | Explain the purpose of cache mapping functions (e.g., direct-mapped, set-associative, fully associative). How do these functions impact cache memory design and performance? | 5 |

\*\*\*\*\*

## **Marking Scheme**

## **Computer Organization and Architecture-EN3ES14 (T)**

| Q.1 | i)    | c) Parallel                                   |                               | 1 |
|-----|-------|-----------------------------------------------|-------------------------------|---|
|     | ii)   | c) Efficient storage of whole numbers.        |                               | 1 |
|     | iii)  | a)1001000                                     |                               | 1 |
|     | iv)   | c) 2's complement representation              |                               | 1 |
|     | v)    | b) To switch between processes                |                               | 1 |
|     | vi)   | c) By generating control signals              |                               | 1 |
|     | vii)  | b) Reduced throughput                         |                               |   |
|     | viii) | d) Improving overall processing throughput    |                               | 1 |
|     | ix)   | b) Only when cache eviction occurs            |                               | 1 |
|     | x)    | b) Fast data processing                       |                               | 1 |
|     |       |                                               |                               |   |
| Q.2 | i.    | (CPU, memory, I/O, control unit)              | (As per Explanation)          | 2 |
|     | ii.   | Concept of Register Transfer Language         | (As per Explanation)          | 3 |
|     | iii.  | Type with example                             | (Each type * 1)               | 5 |
| OR  | iv.   | Principles of fixed-point and floating-point. | (As per Explanation)          | 5 |
| Q.3 | i.    | Flow Chart                                    | (As per Explanation)          | 3 |
|     | ii.   | Flowchart. Procedure Right Answer             | 3 Marks<br>3 Marks<br>1 Marks | 7 |
| OR  | iii.  | Ans: Final Product = (0001110101)             | (7 Marks)                     | 7 |

| Q.4 | i.   | Explanation                                         | (2 Marks)      | 2 |
|-----|------|-----------------------------------------------------|----------------|---|
|     | ii.  | Diagram                                             | 1 Mark         | 3 |
|     |      | Example                                             | 2 Marks        |   |
|     | iii. | Comparison                                          | 3 Marks        | 5 |
|     |      | Reason for most suitable                            | 2 Marks        |   |
| OR  | iv.  | Control Logic diagram                               | 2 Marks        | 5 |
|     |      | Explanation                                         | 3 Marks        |   |
| Q.5 | i.   | Throughput in the context of pipelining             | 2 Marks        | 4 |
|     |      | Related to the clock cycle time and pipeline stages | 2 Marks        |   |
|     | ii.  | Various pipeline                                    | 4 Marks        | 6 |
|     |      | Techniques to mitigate these hazards                | 2 Marks        |   |
| OR  | iii. | Concept of cache coherency.                         | 4 Marks        | 6 |
|     |      | Important                                           | 1 Mark         |   |
|     |      | Achieved                                            | 1 Mark         |   |
|     |      | Attempt any two.                                    |                |   |
| Q.6 | i.   | Memory interleaving and its significance in memory  | y 3 Marks      | 5 |
|     |      | Improve memory performance                          | 2 Marks        |   |
|     | ii.  | Explanation                                         | 3 Marks        | 5 |
|     |      | Block size impact cache performance                 | 2 Marks        |   |
|     | iii. | Purpose of cache mapping functions                  | (1 Marks*each) | 5 |
|     |      | Impact cache memory design and performance ******   | 2 Marks        |   |